## **ON-PAPER DESIGN**

Group-7
Batch Weighing Machine
MuP - 2020-21

- In some places, Vcc and GND are not available on the chip. They have been shown separately near the chip
- All the Vcc's mentioned in the on paper design are 5V unless labelled explicitly giving a different voltage



8284 -

Clock Generator







•



## Data Bus Buffers



# **Control Signals**



## Logic for the formation of control signals

| M/IO' | RD' | WR' | Bus cycle |
|-------|-----|-----|-----------|
| 1     | 0   | 1   | MEMR'     |
| 1     | 1   | 0   | MEMW'     |
| 0     | 0   | 1   | IOR'      |
| 0     | 1   | 0   | IOW'      |

### Chip Select for even, odd banks



# **74LS138 -** Memory Decoder





**6116-** 2K RAM

#### **EVEN BANK**

#### **ODD BANK**



## **2716-** 2K ROM1

#### **EVEN BANK**



#### **ODD BANK**



## **2716-** 2K ROM2

#### **EVEN BANK**



#### ODD BANK



**74LS138 -** IO Decoder



**8254 -**Programmable Interval Timer



8255 -



# Relay for Alarm

#### Darlington Pair



# 74LS47N & 7-segment displays (common anode)





**Units Place** 

10s Place

#### **ADC 0808 -**

Analog-Digital Convertor

mappings are possible



**8259 -**Interrupt
Controller



## END OF FILE